NXP Semiconductors /LPC43xx /CGU /PLL0USB_CTRL

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as PLL0USB_CTRL

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PLL0_ENABLED)PD 0 (CCO_CLOCK_SENT_TO_PO)BYPASS 0 (DIRECTI)DIRECTI 0 (DIRECTO)DIRECTO 0 (CLKEN)CLKEN 0 (RESERVED)RESERVED 0 (FRM)FRM 0 (RESERVED)RESERVED 0 (RESERVED)RESERVED 0 (RESERVED)RESERVED 0 (RESERVED)RESERVED 0 (DISABLED)AUTOBLOCK 0 (RESERVED)RESERVED0 (32_KHZ_OSCILLATOR)CLK_SEL0 (RESERVED)RESERVED

AUTOBLOCK=DISABLED, CLK_SEL=32_KHZ_OSCILLATOR, BYPASS=CCO_CLOCK_SENT_TO_PO, PD=PLL0_ENABLED

Description

PLL0USB control register

Fields

PD

PLL0 power down

0 (PLL0_ENABLED): PLL0 enabled

1 (PLL0_POWERED_DOWN): PLL0 powered down

BYPASS

Input clock bypass control

0 (CCO_CLOCK_SENT_TO_PO): CCO clock sent to post-dividers. Use this in normal operation.

1 (PLL0_INPUT_CLOCK_SEN): PLL0 input clock sent to post-dividers (default).

DIRECTI

PLL0 direct input

DIRECTO

PLL0 direct output

CLKEN

PLL0 clock enable

RESERVED

Reserved

FRM

Free running mode

RESERVED

Reserved

RESERVED

Reserved. Reads as zero. Do not write one to this register.

RESERVED

Reserved. Reads as zero. Do not write one to this register.

RESERVED

Reserved. Reads as zero. Do not write one to this register.

AUTOBLOCK

Block clock automatically during frequency change

0 (DISABLED): Disabled. Autoblocking disabled

1 (ENABLED): Enabled. Autoblocking enabled

RESERVED

Reserved

CLK_SEL

Clock source selection. All other values are reserved.

0 (32_KHZ_OSCILLATOR): 32 kHz oscillator

1 (IRC): IRC (default)

2 (ENET_RX_CLK): ENET_RX_CLK

3 (ENET_TX_CLK): ENET_TX_CLK

4 (GP_CLKIN): GP_CLKIN

6 (CRYSTAL_OSCILLATOR): Crystal oscillator

9 (PLL1): PLL1

12 (IDIVA): IDIVA

13 (IDIVB): IDIVB

14 (IDIVC): IDIVC

15 (IDIVD): IDIVD

16 (IDIVE): IDIVE

RESERVED

Reserved

Links

()